### ORIGINAL PAPER



### Dual-material gate dual-stacked gate dielectrics gate-source overlap tri-gate germanium FinFET: analysis and application

#### R Das\* and S Baishya

Department of Electronics and Communication Engineering, National Institute of Technology Silchar, Silchar, Assam 788010, India

Received: 03 December 2017 / Accepted: 22 May 2018

**Abstract:** This study proposes a novel dual-material-gate dual-stacked-gate dielectrics gate—source overlap Ge FinFET and compares its characteristics with conventional FinFET. The proposed device shows very less leakage current ( $I_{OFF}$ ) ( $\sim 10^{-17}$  A), significant on drain current ( $\sim I_{ON}$ ) ( $\sim 10^{-4}$  A), very high ratio of  $I_{ON}$  to  $I_{OFF}$  ( $I_{ON}/I_{OFF}$ ) ( $\sim 10^{13}$ ) and less subthreshold swing of (SS) (71 mV/dec). This study presents the effect of different dielectrics, oxide thicknesses ( $t_{ox}$ ) and back-gate voltages ( $V_{GB}$ ) on transfer characteristics of the proposed device. The effect of channel concentration on  $I_{ON}/I_{OFF}$ , threshold voltage ( $V_{th}$ ), transconductance ( $I_{th}$ ) and SS is also investigated. The effect of overlap length ( $I_{th}$ ) on analog parameter, gate—source capacitance ( $I_{th}$ ), is also analyzed. Moreover, the effect of fin thickness ( $I_{th}$ ) on  $I_{th}$  and SS is also studied. The height of the BOX plays an important role in reducing  $I_{OFF}$ . Moreover, with emphasis on digital application, by using the proposed device a digital inverter circuit is implemented, and this study investigates the characteristics using mixed-mode simulation.

Keywords: FinFET; Dual-stacked-gate dielectrics; Dual material gate; Gate-source overlap

**PACS Nos.:** 85.30. – z; 85.30.De

### 1. Introduction

The projection of Moore's law [1] causes an exponential increase in speed of chip and density of chips, an exponential decrease in power dissipation and the cost per function [2], and the easy portability of the electronic goods, which also fulfill the present semiconductor industry demands. Thus, in order to sustain these demands, the MOS device dimensions are scaled down continuously. The scaling of dimensions causes the degradation of performances in terms of short-channel effects (SCEs) [3–5]. The scaling of oxide thickness causes the band-to-band tunneling in the gate-drain overlap region which enhances gate-induced drain leakage (GIDL) current [6], high drain leakage current and the penetration of gate dopants in the channel region [7]. Due to the scaling of channel length, the charge is shared between the channel and the drain regions, which reduces the influence of gate control on the channel, which, in turn, enhances the off current  $(I_{OFF})$ .

Therefore, in order to overcome these drawbacks of scaling of MOS device dimensions and to fulfill the commercial demands of the present semiconductor industry, FinFET can be used as a suitable alternative to MOSFET [8]. The fin shape-geometry with straddling nature of gate over the channel of FinFET enhances the electrostatic stability of the device. The two most important parameters of FinFET such as fin height and the fin width play a key role in improving the characteristics of the device by mitigating the SCEs. To limit the SCEs, a double-gate (DG) FinFET is proposed for scaled gate length, and the DG FinFET can be fabricated easily using the conventional MOSFET process technology [8] and has a high outstanding transconductance value at 105 nm gate length [9]. By using 2-D device and mixed-mode circuit simulation, the speed of the gatesource/gate-drain underlap FinFET is analyzed and manifests that there is no deterioration in the speed when the fin thickness is extended to the physical gate length of the device [10]. An impact of width quantization on device characteristics of trapezoidal-shaped silicon FinFET is investigated, and it is found that for a thinner bottom width the device shows more reliability [11]. A dual-materialgate heterojunction FinFET shows improved electrical

Published online: 03 September 2018 © 2018 IACS

<sup>\*</sup>Corresponding author, E-mail: rajashree18das@gmail.com

characteristics compared with conventional FinFET, and a less drain-induced barrier lowering (DIBL) value was found [12]. To avoid the corner effects and the SCEs, omega-shaped gate FinFET and cylindrical gate-all-around FinFET are used, and it is demonstrated that the cylindrical gate-all-around FinFET shows better electrostatic behavior compared with omega-shaped gate FinFET [13]. Moreover, to improve the functionality of the device, a number of different FinFET structures have been proposed such as tapered tri-gate FinFET [14, 15], pie-shaped gate bulk FinFET [16] and scallop-shaped FinFET [17]. So, there is still a scope of new FinFET geometry, which shows very less leakage current ( $I_{OFF}$ ), high ratio of on current to off current  $(I_{ON}/I_{OFF})$  and less SCEs. A device is said to be stable, when it does not show drastic changes when temperature range is varied from low to high. In adding to it, the efficiency of the device can also be examined by using the proposed device in a low-power digital inverter circuit.

In this study, we propose a novel FinFET and its application as a digital inverter circuit. The use of high k dielectric enhances the on drain current significantly. Moreover, the overlapping of high work function gate on source reduces the leakage current ( $I_{\rm OFF}$ ). Moreover, it achieves subthreshold swing (SS) value of closer to kT/q limit (60 mV/dec), and less threshold voltage. In addition to it, for a wide range of temperatures, the proposed device does not show drastic changes in  $I_{\rm OFF}$ , which makes the device more stable. By considering the efficiency of the proposed device, a low-power digital inverter circuit is used.

This study is organized as follows: Sect. 2 describes the geometry of the proposed device with structural specifications. The simulation setup and the different models used for simulation are discussed in Sect. 3. The extracted results and its related discussions are analyzed in Sect. 4, and finally, Sect. 5 concludes the present work.

### 2. Device geometry

The proposed device geometry with 3-D view and cross section of front view is shown in Fig. 1. The proposed device is a dual-material-gate dual-stacked-gate dielectric gate—source overlap Germanium (Ge) FinFET. In the proposed device, Ge material is used as a fin. The Ge material has some electronic properties. It is a diamond-type structure [18]. The energy bandgap of Ge at 0 Kbar pressure is 0.66 eV [18]. The Ge material has some properties, such as an increase in pressure increasing both direct and indirect bandgaps [18]. The gate dielectrics  $GeO_2$  (k = 3.8) and  $HfO_2$  (k = 22) are placed in stack. In this gate oxide, the two gate materials such as gold ( $\phi_m = 5.4$  eV) and aluminum ( $\phi_m = 4.1$  eV) are placed laterally, where the



**Fig. 1** Left: 3-D view and right: front view of the proposed FinFET.  $H_{\rm fin}$  defines the height of the fin,  $T_{\rm fin}$  defines the width/thickness of the fin,  $t_{\rm ox}$  is the oxide thickness and  $L_{\rm ov}$  is the overlap length of the proposed device

gold is placed in the source side and aluminum is placed in the drain side, and the gate along with oxide is overlapped on source. The  $n^+$  source and  $n^+$  drain have a length of 5 nm doped with a concentration of  $10^{20}$  cm<sup>-3</sup>. The device with dimensional specifications is shown in Fig. 1.

#### 3. Simulation deck

The simulation results of the proposed device are obtained using Synopsys TCAD [19]. Fermi–Dirac statistics, which is one of the physics models used for simulation, is enabled to consider the precise distribution of carriers [19]. The doping-dependent mobility model and the bandgap narrowing model are also activated to account the effect of mobility of the carriers [19].

#### 4. Results and discussion

4.1. Comparative analysis between the conventional FinFET and the proposed dual-material-gate dualstacked-gate dielectrics gate—source overlap Ge FinFET

Figure 2 shows the comparative transfer characteristics between the proposed FinFET and the conventional FinFET structure. It is observed that the extracted results from the proposed device show better electrostatic characteristics in terms of significant  $I_{\rm ON}$ , less  $I_{\rm OFF}$ , high  $I_{\rm ON}/I_{\rm OFF}$  and less subthreshold swing (SS). The behavior of the characteristics can be explained from the geometry of the proposed device. In the conventional FinFET, a single dielectric having k=3.9 is used, whereas in the proposed device, the two dielectrics having k=3.8 and k=22 are placed in stack. Therefore, the equivalent dielectric constant in the proposed device is  $\sim 3.3$ , which is lesser than the single dielectric constant ( $\sim 3.9$ ). As a result, the



Fig. 2 Comparative transfer characteristics between the conventional FinFET and the proposed FinFET



**Fig. 3** Transfer characteristics for different gate stack dielectrics having  $T_{\rm fin}=10$  nm and  $t_{\rm ox}=2$  nm

effective capacitance is reduced and thus a significant on drain current is obtained. For the proposed device, the value of  $I_{\rm OFF}$  is found less as the gate material of conventional FinFET replaced by two gate materials having high work function ( $\phi_{\rm m}=5.5~{\rm eV}$ ) and low work function ( $\phi_{\rm m}=4.1~{\rm eV}$ ), placed in parallel and also overlapping of gate on source. The overlapping of gate on source suppresses the energy barrier more on source side, and the presence of high work function gate material on source side increases the work function difference ( $\phi_{\rm ms}$ ) between the gate material ( $\phi_{\rm m}$ ) and the semiconductor ( $\phi_{\rm s}$ ). The high work function gate material near the source accelerates the

carrier from source to drain and enhances the electric field distribution in the channel. Thus, a very less value of  $I_{\rm OFF}$  and a high value of  $I_{\rm ON}/I_{\rm OFF}$  are found in the proposed device. Since the proposed device shows high electrostatic nobility, thus further investigation is analyzed for different structural and electrical specifications of the proposed device.

# 4.2. Effect of different dielectrics on transfer characteristics

The change in behavior on the transfer characteristics for dielectric materials above  $GeO_2$  is shown in Fig. 3. It is observed that the high k dielectric  $HfO_2$  with  $GeO_2$  shows better results compared with the other dielectrics  $SiO_2$  and  $Si_3N_4$ . It is because the high dielectric constant (k = 22) of  $HfO_2$  increases the effective gate capacitance and hence at same oxide thickness, the on current is increased. According to the drain current equation [20]:

$$I_{\rm D} = \mu(\varepsilon_{\rm ox}/t_{\rm ox}) \left(W/L\right) \left(\left(V_{\rm GS} - V_{\rm th}\right) V_{\rm DS} - V_{\rm DS}^2/2\right),$$

where  $\mu$  is the mobility of the carrier, W is the width of the channel, L is the length of the channel,  $V_{\rm th}$  is the threshold voltage, and  $V_{\rm DS}$  is drain to source voltage. So, drain current is directly proportional to the dielectric permittivity of the dielectric material. As the dielectric permittivity is increased, drain current is also increased.

### 4.3. Effect of different $t_{ox}$ on transfer characteristics

Figure 4(a) shows the transfer characteristics for different  $t_{\rm ox}$ . Figure 4(a) shows that with the increased  $t_{\rm ox}$ , drain current decreases. The increased  $t_{\rm ox}$  reduces the gate oxide capacitance, which in turn reduces the  $I_{\rm ON}$ . The reason behind decreasing the drain current with respect to increased  $t_{\rm ox}$  can also be explained from the total gate capacitance curve with respect to  $V_{\rm GS}$ , as shown in Fig. 4(b). As in [21], with the increase in oxide thickness,

**Fig. 4** (a) Transfer characteristics and (b)  $C_{\rm gg}$  versus  $V_{\rm GS}$  for different  $t_{\rm ox}$  having  $T_{\rm fin}=10$  nm





Fig. 5  $C_{\rm gs}$  versus  $V_{\rm GS}$  for different  $L_{\rm OV}$  for  $T_{\rm fin}$  = 10 nm,  $H_{\rm fin}$  = 10 nm and  $t_{\rm ox}$  = 2 nm

gate capacitance decreases. That is, with the increased value of  $t_{ox}$ , gate control on the channel reduces, resulting in reduction in gate capacitance.

# 4.4. Effect of overlap length ( $L_{ov}$ ) on gate–source capacitance ( $C_{gs}$ )

The  $C_{\rm gs}$  versus  $V_{\rm GS}$  for different overlap lengths  $(L_{\rm ov})$  is shown in Fig. 5. As the overlap length increases, the energy bands get more suppressed in the source side and the barrier between the source and the channel increases. The high energy barrier for longer  $L_{\rm ov}$  degrades the number of electrons flowing from source to drain and degrades the gate control on the overlap region. Thus,  $C_{\rm gs}$  decreases with increasing  $L_{\rm ov}$ .

Fig. 6 (a)  $I_{\rm ON}/I_{\rm OFF}$  and  $V_{\rm th}$  versus channel concentration, (b) change in mobility with respect to channel positions for different channel concentrations and (c) electrostatic potential at different channel concentrations for  $T_{\rm fin}=10$  nm,  $H_{\rm fin}=10$  nm and  $t_{\rm ox}=2$  nm



## 4.5. Effect of different channel concentrations on electrical specification

The change in  $I_{\rm ON}/I_{\rm OFF}$  and the threshold voltage  $(V_{\rm th})$  with respect to different channel concentrations is shown in Fig. 6(a). Figure 6(a) shows that with the increase in channel concentration, the ratio of  $I_{\rm ON}$  to  $I_{\rm OFF}$  increases as well as  $V_{\rm th}$  also increases. The increase in  $I_{\rm ON}/I_{\rm OFF}$  can be explained with the help of the mobility curve, as shown in Fig. 6(b). With the increase in channel concentration, mobility decreases due to scattering effect. In case of concentrations  $10^{18}$  and  $10^{19}$ , from the middle part of the channel, mobility increases suddenly. This is due to the presence of low work function ( $\phi_{\rm m}=4.1~{\rm eV}$ ) gate material in the drain side, which influences to intensify the mobility of the carrier.

Moreover, the change in threshold voltage value with the change in concentration can be explained with the help of electrostatic potential curve, as shown in Fig. 6(c). As the channel concentration is increased, the electrostatic potential curve is decreased. That is, as concentration is increased, the same device requires more gate voltage to invert the channel. The position, where the gate material is changed from high work function to low work function, a deep at the point in the electrostatic potential curve, is noticed.



**Fig. 7**  $g_{\rm m}$  and SS versus channel concentration for  $T_{\rm fin}$  = 10 nm,  $H_{\rm fin}$  = 10 nm,  $L_{\rm ov}$  = 4 nm and  $t_{\rm ox}$  = 2 nm

4.6. Analysis of maximum transconductance  $(g_m)$  and subthreshold swing (SS) for different channel concentrations

The  $g_{\rm m}$  and SS versus channel concentration is shown in Fig. 7. It is observed that with the increase in concentration,  $g_{\rm m}$  decreases. As  $g_{\rm m}$  is directly proportional to the on drain current, thus, with the increase in concentration, the maximum transconductance  $(g_{\rm m})$  decreases.

Subthreshold swing, an inverse of the subthreshold slope, increases with the increase in concentration. Subthreshold slope can be expressed as  $[20] = \frac{\text{dlog } I_D}{\text{d} V_{\text{OS}}}$ . That is, slope is directly proportional to the drain current. Since on drain current decreases with the increase in channel concentration, hence subthreshold slope decreases with the increase in concentration and hence the subthreshold swing increases with the increase in concentration.

# 4.7. Effect on leakage current ( $I_{OFF}$ ) and $I_{ON}/I_{OFF}$ for different gate materials on drain side

Leakage current ( $I_{\rm OFF}$ ) and the ratio of on current to off current ( $I_{\rm ON}/I_{\rm OFF}$ ) are plotted with respect to the work function ( $\phi_{\rm m}$ ) of different gate materials [Fig. 8(a)]. The work function is changed in drain side only by keeping the source side gate material as gold ( $\phi_{\rm m}=5.5~{\rm eV}$ ) constant. As the work function is increased in the drain side, the work function difference between the gate material and the

semiconductor increases, which results in a decrease in on drain current. When electron flows from source to drain, it faces two work function differences in the channel. When gate material is changed in the drain side from low work function to high work function, the work function difference ( $\phi_{\rm ms}$ ) in drain side is less compared with the work function difference in the source side, resulting in an increase in  $I_{\rm OFF}$  and consequently decrease in  $I_{\rm ON}/I_{\rm OFF}$ .

## 4.8. Effect on leakage current ( $I_{OFF}$ ) and $I_{ON}/I_{OFF}$ for different gate materials on source side

The plot of work functions of different gate materials placed in the source side by keeping the gate material in drain side constant with respect to the  $I_{\rm OFF}$  and  $I_{\rm ON}/I_{\rm OFF}$  is shown in Fig. 8(b). With the increase in work function of the gate material placed in the source side,  $I_{\rm OFF}$  decreases as well as  $I_{\rm ON}/I_{\rm OFF}$  increases. Due to the increase in work function, the work function difference between the gate material and the semiconductor increases. The larger work function difference requires more gate voltage to cause inversion in the channel. That is why,  $I_{\rm OFF}$  decreases. Since a low work function gate material aluminum ( $\phi_{\rm m}=4.1~{\rm eV}$ ) is placed in the drain side, a remarkable on drain current is found and thus high  $I_{\rm ON}/I_{\rm OFF}$  is found as we increase the work function.

Figure 8(a) shows more changes in the  $I_{\rm ON}/I_{\rm OFF}$  and  $I_{\rm OFF}$  compared with Fig. 8(b). Moreover, it can be concluded that when high work function gate material is placed in source side and low work function gate material is placed drain side, a high ratio of  $I_{\rm ON}/I_{\rm OFF}$  and less  $I_{\rm OFF}$  is found.

# 4.8.1. Effect of temperature on leakage current $(I_{OFF})$ for different fin heights

The leakage current  $(I_{\rm OFF})$  versus temperature for different fin heights is shown in Fig. 9(a). It is noticed that with the increase in temperature  $I_{\rm OFF}$  increases. Moreover, for higher value of fin height, the  $I_{\rm OFF}$  is more.

Fig. 8 Effect of (a) different gate side gate materials and (b) different source side gate materials on  $I_{\rm OFF}$  and  $I_{\rm ON}/I_{\rm OFF}$  for  $T_{\rm fin}=10$  nm,  $H_{\rm fin}=10$  nm,  $L_{\rm ov}=4$  nm and  $t_{\rm ox}=2$  nm



Fig. 9 (a) Leakage current ( $I_{\rm OFF}$ ) versus temperature at different fin heights, (b) electron mobility and (c) hole mobility with respect to channel position for different temperatures at  $V_{\rm GS} = 0$  V and  $H_{\rm fin} = 10$  nm



Mathematically, relation between temperature and the mobility can be expressed as [22]:  $\mu_{\rm eff} = \mu_0 (T/T_0)^{-2}$ , where  $\mu_{\rm eff}$  is the effective mobility,  $\mu_0$  is the mobility at ambient temperature  $T_0$ , and T is the lattice temperature.

The increase in temperature causes degradation of the mobility of the carriers, which results in an increase in  $I_{\rm OFF}$ . The effects of temperature on electron and hole mobility at  $V_{\rm GS}=0$  V are shown in Fig. 9(b) and (c). As shown in Fig. 9(a),  $I_{\rm OFF}$  increases for a wide range of temperatures. But the increase in  $I_{\rm OFF}$  for a wide range of temperature is not severe. Thus, the proposed device can be used for a wide range of temperatures and feasible for circuit applications.

# 4.9. Effect of back-gate voltage ( $V_{\rm GB}$ ) on transfer characteristics for different BOX heights

The effect of back-gate voltage ( $V_{\rm GB}$ ) on transfer characteristics for different BOX heights is shown in Fig. 10(a) and (b). Figure 10(a) shows that with the decrease in  $V_{\rm GB}$ , subthreshold drain current decreases. This can be explained as due to  $V_{\rm GB}$ , the total potential drop on the gate decreases with the decrease in  $V_{\rm GB}$  at same  $V_{\rm GS}$ . That is why, the subthreshold drain current decreases with the decrease in  $V_{\rm GB}$  at same  $V_{\rm GS}$ . The better transfer characteristics are found when the BOX height is changed

to higher value which is shown in Fig. 10(b). It is observed that the leakage current is reduced by four orders of magnitude for a positive  $V_{\rm GB}$ . As the height of the BOX is increased, the influence of control of back gate increases at positive  $V_{\rm GB}$  and thus the less leakage current ( $I_{\rm OFF}$ ) is found for a BOX having height of 20 nm compared with 5 nm at  $V_{\rm GB} = 2$  V.

#### 4.10. Effect of fin thickness on threshold voltage

The effect of fin thickness on threshold voltage is shown in Fig. 11(a). With the increase in fin thickness, the influence of control of side two gates on the midpoint of the channel decreases [12]. As a result, the subthreshold drain current decreases as we increase the fin thickness. That is, the wider fin requires more gate voltage to cause inversion in the channel. That is why, threshold voltage increases with the increase in fin thickness. The relation of threshold voltage value with fin thickness can also be explained with the help of the electrostatic potential curve by keeping the  $V_{\rm GS} = 0.7~{\rm V}$  called mid-gate voltage, at different fin thicknesses [Fig. 11(b)]. As the gate losses the control over the channel for wider fin thickness, the potential curve decreases with the increase in fin thickness.

**Fig. 10** Effect of  $V_{GB}$  on transfer characteristics for BOX height (**a**) 5 nm and (**b**) 20 nm



Fig. 11 (a) Effect of fin thickness on threshold voltage, (b) electrostatic potential curve versus channel position for different fin thickness at  $V_{\rm GS} = 0.7$  V and (c) effect of fin thickness on subthreshold swing.  $H_{\rm fin} = 10$  nm,  $t_{\rm ox} = 2$  nm and  $V_{\rm DS} = 0.5$  V



#### 4.11. Effect of fin thickness on subthreshold swing

The subthreshold swing (SS) versus fin thickness is plotted in Fig. 11(c). It is observed that with the increase in fin thickness, SS increases. It can be explained that as we increase the fin thickness, the subthreshold drain current decreases as the gate control over the channel reduces and SS is inversely proportional to the drain current. Therefore, it can be concluded that the SS increases with the increase in fin thickness.

4.12. Implementation of the low-power digital inverter circuit using the proposed FinFET

0.06

A complementary FinFET inverter circuit is implemented using both proposed pFinFET and nFinFET, as shown in Fig. 12(a). The transient characteristics of the inverter circuit at  $V_{\rm DD} = 2$  V and load capacitance ( $C_{\rm L}$ )  $7 \times 10^{-16}$  F are shown in Fig. 12(b). Figure 12(b) shows that there is no overshoot and undershoot is present in the characteristics. To understand the effect of  $C_{\rm L}$  on transient characteristics,  $C_{\rm L}$  is varied from higher value to lower value, as shown in Fig. 12(c). It is distinguished from

Fig. 12 (a) Inverter circuit of the proposed device,  $C_{\rm L}$  defines the load capacitance, (b) transient characteristics of the inverter circuit for  $V_{\rm DD} = 2$  V and (c) effect of load capacitance on transient characteristics of the proposed device-based inverter circuit



Fig. 12(c) that in case of high  $C_L$ ,  $10^{-14}$  F, circuit takes more time for charging and discharging. Also, it is observed that as we increase the load capacitance, the propagation delay also increases.

#### 5. Conclusion

The investigations carried out in this study demonstrate that the proposed dual-material-gate dual-stacked-gate dielectrics gate-source overlap Ge FinFET reduces the leakage current ( $I_{OFF}$ ) by six orders of magnitude and the ratio of on current to off current  $(I_{ON}/I_{OFF})$  increases by six orders of magnitude compared with conventional FinFET. By further analyzing the device, it reveals that the thinner fin exhibits better characteristics than the wider fin. Moreover, the use of high k dielectric with low k dielectric in stack shows magnificent results compared with other gate dielectrics in stack. However, the proposed device in this work is used as a potential device in low-power digital application, inverter. The absence of overshoot and undershoot in the transient characteristics makes the proposed device useful for other digital circuit applications such as logic gates.

#### References

- [1] G E Moore *Electronics* 38 33 (1965)
- [2] P M Zeitzoff and J E Chung IEEE Circuits Devices Mag. 21 4 (2005)
- [3] T Poiroux, M. Vinet, O. Faynot, J. Widiez, J. Lolivier, B. Previtali, T. Ernst and S. Deleonibus, *Solid-State Electron.* 50 18 (2006)
- [4] T Ernst, C Tinella, C Raynaud and S Cristoloveanu Solid-State Electron. 46 373 (2002)
- [5] H S P Wong IBM J. Res. Dev. 46 133 (2002)
- [6] T Y Chan, J Chen, P K Ko and C Hu Int. Electron Devices Meet. (Washington, DC, USA) p 718 (1987)
- [7] Y C Yeo, T-J King and C Hu IEEE Trans. Electron Devices 50 1027 (2003)
- [8] D Hisamoto, W-C Lee, J Kedzierski, H Takeuchi, K Asano, E Anderson, C Kuo, T-J King, J Bokor and C Hu IEEE Trans. Electron Devices 47 2320 (2000)
- [9] B Yu, L Chang, S Ahmed, H Wang, S Bell, C-Y Yang, C Tabery, C Ho, Q Xiang, T-J King, J Bokor, C Hu, M-R Lin and D Kyser *Digest. Int. Electron Devices Meet*. (San Francisco CA, USA) p 251 (2002)
- [10] J W Yang, P M Zeitzoff and H H Tseng IEEE Trans. Electron Devices 54 1464 (2007)
- [11] W K Yeh, W Zhang, Y-L Yang, A-N Dai, K Wu, T-H Chou, C-L Lin, K-J Gan, C-H Shih and P-Y Chen *IEEE Trans. Device Mater. Reliab.* 16 610 (2016)
- [12] R Das, R Goswami and S Baishya Superlattices Microstruct. 91 51 (2016)
- [13] Y. Li, H.-M. Chou and J.-W. Lee *IEEE Trans. Nanotechnol.* 4 510 (2005)
- [14] M D Ko, C W Sohn, C K Baek and Y. H. Jeong IEEE Trans. Electron Devices 60 2721 (2013)
- [15] H Nam and C Shin IEEE Trans. Electron Devices 61 2007 (2014)

- [16] K M Tan, K-M Tan, T-Y Liow, R T P Lee, K M Hoe, C-H Tung, N Balasubramanian, G S Samudra and Y-C Yeo IEEE Electron. Device Lett. 28 905 (2007)
- [17] W Xu, H Yin, X Ma, P Hong, M Xu and L Meng Nanoscale Res. Lett. 10 249 (2015)
- [18] A R Degheidy, A M Elabsy, H G Abdelwahed and E B Elkenany Indian J. Phys. 86 363 (2012)
- [19] Sentaurus Device User, Synopsys p. 2009 (2009)
- [20] Y Tsividis and C M Andrew The four-terminal MOS transistor (New York: McGraw-Hill) p 208 (2011)
- [21] http://nptel.ac.in/courses/113106062/Lec14.pdf. Accesed 18 Nov 2017
- [22] R Saha, B Bhowmick and S Baishya IEEE Trans. Electron Devices 64 969 (2017)

Reproduced with permission of copyright owner. Further reproduction prohibited without permission.